Follow
Josep Torrellas
Josep Torrellas
Professor of Computer Science, University of Illinois Urbana-Champaign
Verified email at illinois.edu - Homepage
Title
Cited by
Cited by
Year
VARIUS: A model of process variation and resulting timing errors for microarchitects
SR Sarangi, B Greskamp, R Teodorescu, J Nakano, A Tiwari, J Torrellas
IEEE Transactions on Semiconductor Manufacturing 21 (1), 3-13, 2008
5242008
Variation-aware application scheduling and power management for chip multiprocessors
R Teodorescu, J Torrellas
ACM SIGARCH computer architecture news 36 (3), 363-374, 2008
4462008
A chip-multiprocessor architecture with speculative multithreading
V Krishnan, J Torrellas
IEEE Transactions on Computers 48 (9), 866-880, 1999
4391999
Bulk disambiguation of speculative threads in multiprocessors
L Ceze, J Tuck, J Torrellas, C Cascaval
ACM SIGARCH Computer Architecture News 34 (2), 227-238, 2006
4222006
FlexRAM: Toward an advanced intelligent memory system
Y Kang, W Huang, SM Yoo, D Keen, Z Ge, V Lam, P Pattnaik, J Torrellas
2012 IEEE 30th International Conference on Computer Design (ICCD), 5-14, 2012
3762012
ReVive: Cost-effective architectural support for rollback recovery in shared-memory multiprocessors
M Prvulovic, Z Zhang, J Torrellas
ACM SIGARCH Computer Architecture News 30 (2), 111-122, 2002
3532002
False sharing and spatial locality in multiprocessor caches
J Torrellas, HS Lam, JL Hennessy
IEEE Transactions on Computers 43 (6), 651-663, 1994
3371994
POSH: a TLS compiler that exploits program structure
W Liu, J Tuck, L Ceze, W Ahn, K Strauss, J Renau, J Torrellas
Proceedings of the eleventh ACM SIGPLAN symposium on Principles and practice …, 2006
3302006
BulkSC: Bulk enforcement of sequential consistency
L Ceze, J Tuck, P Montesinos, J Torrellas
Proceedings of the 34th annual international symposium on Computer …, 2007
3082007
Cherry: Checkpointed early resource recycling in out-of-order microprocessors
J Martínez, J Renau, M Huang, M Prvulovic, J Torrellas
Intl. Symp. on Microarchitecture (MICRO), 2002
3042002
Facelift: Hiding and slowing down aging in multicores
A Tiwari, J Torrellas
2008 41st IEEE/ACM International Symposium on Microarchitecture, 129-140, 2008
3022008
Invisispec: Making speculative execution invisible in the cache hierarchy
M Yan, J Choi, D Skarlatos, A Morrison, C Fletcher, J Torrellas
2018 51st Annual IEEE/ACM International Symposium on Microarchitecture …, 2018
2992018
Delorean: Recording and deterministically replaying shared-memory multiprocessor execution ef? ciently
P Montesinos, L Ceze, J Torrellas
ACM SIGARCH Computer Architecture News 36 (3), 289-300, 2008
2842008
Architectural support for scalable speculative parallelization in shared-memory multiprocessors
M Cintra, JF Martínez, J Torrellas
Proceedings of the 27th annual international symposium on Computer …, 2000
2842000
Speculative synchronization: Applying thread-level speculation to explicitly parallel applications
JF Martinez, J Torrellas
ACM SIGOPS Operating Systems Review 36 (5), 18-29, 2002
2722002
Positional adaptation of processors: application to energy reduction
MC Huang, J Renau, J Torrellas
ACM SIGARCH Computer Architecture News 31 (2), 157-168, 2003
2582003
A framework for dynamic energy efficiency and temperature management
M Huang, J Renau, SM Yoo, J Torrellas
Proceedings of the 33rd annual ACM/IEEE international symposium on …, 2000
2292000
Using a user-level memory thread for correlation prefetching
Y Solihin, J Lee, J Torrellas
ACM SIGARCH Computer Architecture News 30 (2), 171-182, 2002
2262002
Cache telepathy: Leveraging shared resource attacks to learn {DNN} architectures
M Yan, CW Fletcher, J Torrellas
29th USENIX Security Symposium (USENIX Security 20), 2003-2020, 2020
2252020
ReCycle: Pipeline adaptation to tolerate process variation
A Tiwari, SR Sarangi, J Torrellas
ACM SIGARCH Computer Architecture News 35 (2), 323-334, 2007
1982007
The system can't perform the operation now. Try again later.
Articles 1–20